WO2008074140A1 - Hybrid solid-state memory system having volatile and non-volatile memory - Google Patents
Hybrid solid-state memory system having volatile and non-volatile memory Download PDFInfo
- Publication number
- WO2008074140A1 WO2008074140A1 PCT/CA2007/002304 CA2007002304W WO2008074140A1 WO 2008074140 A1 WO2008074140 A1 WO 2008074140A1 CA 2007002304 W CA2007002304 W CA 2007002304W WO 2008074140 A1 WO2008074140 A1 WO 2008074140A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- memory
- volatile
- solid
- data
- volatile memory
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C14/00—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
- G11C14/0009—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell
- G11C14/0018—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down in which the volatile element is a DRAM cell whereby the nonvolatile element is an EEPROM element, e.g. a floating gate or metal-nitride-oxide-silicon [MNOS] transistor
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/005—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor comprising combined but independently operative RAM-ROM, RAM-PROM, RAM-EPROM cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
Definitions
- the present invention relates generally to a solid-state memory system, and specifically to a hybrid solid-state memory system that comprises both volatile and non- volatile memory.
- HDD hard disk drive
- HDDs are capable of storing a large amount of information, they have disadvantages compared to solid- state memories. Specifically, HDDs have a slower read/write speed, higher power consumption, larger system size, and lower tolerance to mechanical shock.
- Solid-state memories are data storage devices that use memory chips to store data.
- Nonvolatile solid-state memories such as flash memory for example, are becoming increasingly popular as their memory density increases. It is envisioned that eventually solid-state memories will replace HDDs in mobile computers, such as notebook computers, because of their advantages, as discussed above.
- flash memory cells have a limited number of rewrite cycles. For example, typical maximum number of rewrite cycles range between 100,000 and 1,000,000 cycles. Further, in order to meet memory density and low cost requirements, multilevel cell (MLC) technology will likely be employed. However, MLC typically reduces the maximum number of rewrite cycles per flash memory cell by two orders of magnitude, for example from 1 ,000,000 cycles to 10,000 cycles.
- MLC typically reduces the maximum number of rewrite cycles per flash memory cell by two orders of magnitude, for example from 1 ,000,000 cycles to 10,000 cycles.
- a solid-state memory storage system that combines both volatile memories, such as Dynamic Random Access Memory (DRAM) and Static Random Access Memory (SRAM), and non-volatile memories, such as flash memory.
- volatile memories such as Dynamic Random Access Memory (DRAM) and Static Random Access Memory (SRAM)
- non-volatile memories such as flash memory.
- the memories are combined in a manner that takes advantage of the benefits of each type of memory to improve the overall system performance and improve the life expectancy of the storage device.
- a solid-state memory system comprising: a volatile solid state memory; a non-volatile solid-state memory; a memory controller configured to store write data in the volatile memory, the memory controller being further configured to transfer data from the volatile memory to the non- volatile memory in response to a data transfer request.
- a method for storing data in a solid-state memory system comprising a volatile solid-state memory, a nonvolatile solid-state memory, and a memory controller, the method comprising the steps of: receiving a command to store write data; storing the write data in the volatile memory in response; and transferring data from the volatile memory to the non- volatile memory in response to a data transfer request.
- Figure 1 is a block diagram illustrating a solid-state memory system
- Figure 2a is a block diagram illustrating a memory cell array structure having a plurality ofblocks
- Figure 2b is a block diagram illustrating a block structure having a plurality of pages
- Figure 2c is a block diagram illustrating a page structure
- Figures 3 a and 3b are memory space maps of a volatile and non- volatile memory, respectively;
- Figures 4 and 5 are flow diagrams illustrating a process implemented by the solid-state memory system
- Figure 6 is a block diagram of a solid-state memory system using a common bus to communicate with a plurality of memory devices
- Figure 7 is a block diagram of a solid-state memory system using a plurality of common buses to communicate with a plurality of memory devices
- Figure 8 is a block diagram of a solid-state memory system using a plurality of common buses to communicate with a plurality of memory devices, each bus communicating with one type of memory device;
- Figure 9 is a block diagram of a solid-state memory system using a daisy chain structure to communicate with a plurality of memory devices;
- Figure 10 is a block diagram of a solid-state memory system using a plurality of chains to communicate with a plurality of memory devices;
- Figure 11 is a block diagram of a solid-state memory system using a plurality of chains to communicate with a plurality of memory devices, each chain communicating with one type of memory device.
- FIG. 1 a block diagram of solid-state memory system is illustrated generally by numeral 100.
- the solid-state memory system 100 comprises a memory controller 102 and a solid-state memory 104.
- External devices 106 communicate with the solid-state memory 104 via the memory controller 102.
- the memory controller 102 includes a virtual mapping system 108 (or simply mapping system 108).
- the mapping system 108 is used to map a logical address associated with the request to a physical address associated with the solid-state memory 104.
- the solid-state memory 104 includes volatile memory 104a and non- volatile memory 104b. As will be appreciated, both the volatile memory 104a and the non- volatile memory 104b can include one or more memory devices.
- the volatile memory 104a comprises DRAM memory and the non- volatile memory 104b comprises NAND flash memory.
- the non- volatile memory 104b comprises NAND flash memory.
- other types of both volatile and non- volatile memory 104a and 104b may be used.
- the solid-state memory system 100 since the solid-state memory system 100 includes volatile memory, it may also incorporate an internal battery (not shown) to retain data. If power to the solid-state memory system 100 is lost, the battery would maintain sufficient power to copy data from the volatile memory 104a to the non- volatile memory 104b. More commonly, however, battery power will be provided as part of an external system.
- FIG. 200 a block diagram illustrating a memory cell array structure is shown generally by numeral 200.
- the cell array 200 comprises n erasable blocks 202, labelled from Block 0 to Block n- ⁇ .
- Each block 202 comprises m programmable pages 252, labelled from Page 0 to Page m- ⁇ .
- Each page 252 comprises a data field 262 for storing data and a spare field 264 for storing additional information related to the data, such as error management functions.
- the data field comprises j bytes (B) and the spare field 264 comprises kbytes (B).
- each page 252 comprises (j + k) bytes (B).
- Each block 202 comprises m pages 252 and, thus, one block 202 is (j + k) * m bytes (B).
- a total memory size for the cell array 200 of n blocks 202 is (f + k) * m * n bytes (B).
- IB 8 bits
- IK - 1024 IM
- 1024K 1024K
- IG - 1024M 8 bits
- FIG. 3a and 3b block diagrams illustrating volatile 104a and non- volatile 104b memory, respectively, in accordance with the present embodiment are shown.
- volatile memory 104a such as DRAM for example, does not necessarily have a block and page structure. Accordingly, any data temporarily stored in the volatile memory 104a may also include a corresponding block address and/or a page address.
- the block address and/or page address is referred to when the data is transferred into the non- volatile memory 104b. Therefore as long as the data in the volatile memory 104a is block and page addressable, the volatile memory 104a itself need not be physically mapped onto the non- volatile memory 104b.
- the size of the page 252 is the same for both the volatile 104a and non- volatile 104b memory.
- the page 252 comprises 2112B; 2048B for the data field 262; and 64B for spare field 264.
- each block 202 includes 64 pages 252, each block 202 comprises 132KB; 128KB for the data field 262; and 4KB for spare field 264.
- the number of blocks 202 in the volatile memory 104a is fewer than the number of blocks 202 in the non- volatile memory 104b.
- the volatile memory 104a comprises 8K blocks and the non- volatile memory 104b comprises 256K blocks. Therefore, the volatile memory 104a comprises 1,056MB; IGB for the data field 262; and 32MB for the spare field 264.
- the non- volatile memory 104b comprises 33GB; 32GB for the data field 262; and IGB for spare field 264.
- general operation of NAND flash devices is described as follows. Read and program operations are executed on a page basis while erase operations are executed on a block basis.
- a READ command followed by a logical address is sent to the solid- state memory system 100.
- the mapping system determines a physical address corresponding with the logical address. Data corresponding to the physical address is read from the volatile memory 104a, or non- volatile memory 104b if the physical address does not exist in the volatile memory 104a.
- the read data may be programmed in the volatile memory 104a. Details thereon are described with reference to Figures 4 and 5.
- a PROGRAM command followed by an address and input data is issued to the solid-state memory system 100.
- the data is initially programmed in the volatile memory 104a. If the address referenced by the PROGRAM command is already programmed in the volatile memory 104a, the data is overwritten at that address. If the address referenced by the PROGRAM command is not yet programmed in the volatile memory 104a, space for the address is established in the volatile memory 104a.
- a BLOCK ERASE command followed by block addresses is issued to the solid-state memory system 100.
- the 128K bytes of data in a block are erased in less than a predefined block erase time t ⁇ ER s-
- a flow diagram illustrating a process implemented by the solid-state memory system 100 in accordance with one embodiment is shown generally by numeral 400.
- the memory controller 102 receives an operation request.
- the operation request typically includes a command.
- Types of commands include, for example, read, program and erase.
- other information may be included as part of the operation request. For example, both a read and a write command will include a logical address. Further, a write command will also include data to be written.
- the memory controller 102 processes the request and the requested operation is determined.
- step 406 it is determined whether or not the request includes an operation that involves a transfer of data from the volatile memory 104a to the non- volatile memory 104b.
- the data stored in the volatile memory 104a is transferred to the non- volatile memory 104b and the mapping system 108 is updated accordingly.
- the transfer can be done in accordance with any state-of-the-art method for updating data in a non- volatile memory 104b.
- the mapping system 108 is updated with the physical address of the transferred data, which is in the non- volatile memory 104b.
- step 414 it is determined whether the requested operation is a read operation or a write operation. If it is determined that the operation is a read operation the process continues at step 416. Otherwise, the process continues at step 420.
- the memory controller 102 translates the received logical address of the data to be read into a physical address using the mapping system 108.
- the data is read from the non- volatile memory 104b as is standard in the art and the process returns to step 402.
- mapping system 108 determines whether the physical address matches a non- volatile memory address or a volatile memory address.
- step 424 the data accompanying the write operation is written to the physical address in the volatile memory, overwriting the pre-existing data.
- Writing data to a volatile memory 104a such as DRAM, does not require that the memory be erased prior to the write operation. Further, volatile memory 104a does not suffer from the rewrite cycle limitation associated with non- volatile memory 104b, such as flash memory.
- step 434 the mapping system 108 is updated with the physical address of the write data and the process returns to step 402 in order to execute a next operation, if one is pending.
- step 426 the memory controller determines the amount of space available in the volatile memory 104a.
- step 428 it is determined whether or not the amount of available space is greater than an amount of space required for the data to be written. If there is insufficient space, the process continues at step 430. Otherwise, the process continues at step 432.
- step 430 at least a portion of data stored in the volatile memory 104a is transferred to the non- volatile memory 104b.
- a predefined number of blocks are transferred from the volatile memory 104a to the non- volatile memory 104b.
- the blocks selected for transfer are the most "stale". That is, the blocks that are transferred have had not been accessed for the longest period of time.
- the pages can be written to the non- volatile memory 104b in accordance with one of a number of state-of-the-art methods.
- the mapping system 108 is updated to reflect the change in physical address for the transferred data and the process returns to step 428.
- the data is written to the volatile memory 104a.
- the method used to write the data to the volatile memory 104a can be any state-of-the-art method, as will be appreciated by a person of ordinary skill in the art.
- the mapping system 108 is updated with the physical address of the write data and the process returns to step 402 in order to execute a next operation, if one is pending.
- the present embodiment uses a combination of both volatile and non-volatile memories to improve overall performance of a solid-state memory system.
- relatively inexpensive non-volatile memory is used to provide persistent storage of data.
- Volatile memory is used to improve limitations related with the use of non- volatile memory. For example, the use of volatile memory as described above improves overall time-performance of the solid-state memory system. Further, since fewer write operations are performed to the non- volatile memory, the effective life expectancy of the non- volatile memory is improved.
- a read operation is implemented by simply reading the data from the non- volatile memory 104b and outputting it to a requesting device or processor.
- a requesting device or processor it will be appreciated that in some instances it may be preferable to load the read data into the volatile memory 104a as well.
- FIG. 5 a flow diagram illustrating a process implemented by the solid-state memory system 100 in accordance with an alternate embodiment is shown generally by numeral 500.
- Figure 5 illustrates an alternate process for a read operation and the description begins at step 414.
- step 414 it is determined that the operation request is for a read operation and the process continues at step 502.
- the memory controller 102 translates the received logical address of the data to be read into a physical address using the mapping system 108.
- the mapping system 108 determines whether the physical address matches a nonvolatile memory address or a volatile memory address.
- step 506 the data reads the physical address in the volatile memory associated with the read operation. It will be appreciated that the data can be read using state-of-the art methods. Once the data is read from the volatile memory 104a, the process returns to step 402.
- the process continues at step 508.
- the requested data is read from the physical address in the non- volatile memory 104b associated with the read operation. As described at step 506, the data can be read using state-of-the art methods.
- the data read from the non- volatile memory 104b is made available to the requesting device 106.
- the memory controller 102 determines the amount of space available in the volatile memory 104a and whether or not the amount of available space is greater than an amount of space required for the data to be written to the volatile memory 104a. If there is insufficient space, the process continues at step 554. Otherwise, the process continues at step 512.
- step 554 at least a portion of data stored in the volatile memory 104a is transferred to the non- volatile memory 104b.
- a predefined number of blocks are transferred from the volatile memory 104a to the non- volatile memory 104b.
- the blocks selected for transfer are the most "stale".
- the pages can be written to the non- volatile memory 104b in accordance with one of a number of state-of-the-art methods.
- the mapping system 108 is updated to reflect the change in physical address for the transferred data and the process returns to step 552.
- the data read from the non- volatile memory 104b is written to the volatile memory 104a.
- the mapping system 108 is updated with the new physical address for the read data and the process returns to step 402 in order to execute a next operation, if one is pending.
- data may be written to the volatile memory 104a in response to a read or a write operation.
- a tag is provided for each page of data written to the volatile memory 104a to identify the data as being the result of either a read operation or a write operation.
- the tag may be maintained in either the spare field 264 of the page 252 or in the mapping system 108.
- the tag can then be used for other steps in the process. For example, when data is transferred from the volatile memory 104a to the non- volatile memory 104b, only pages with a write tag are transferred. Pages with a read tag may be able to be deleted from the volatile memory 104a since the data is still stored at an associated non- volatile memory address. Accordingly, the mapping system 108 would need to be updated.
- the previous embodiment describes freeing space from the volatile memory 104a in accordance with the most stale data.
- the process of determining which blocks to erase may also contemplate whether or not a page includes a read or write tag. For example, in some cases it may be preferable to delete newer pages comprising read tags than an older page comprising write tags. It will be appreciated that different algorithms can be implemented on a using one or more of these or other considerations.
- FIG. 6 a block diagram of a solid-state memory system in accordance with an alternate embodiment is illustrated by numeral 600.
- the solid-state memory system 600 comprises a memory controller 102 and a solid-state memory 104.
- the solid-state memory 104 comprises a plurality of volatile memory devices 104a and a plurality of non- volatile memory devices 104b.
- the volatile memory devices 104a and the non- volatile memory devices 104b are coupled with the memory controller 104 via a common bus 602.
- the volatile memory devices 104a are DRAM devices and the non- volatile memory devices 104b are flash memory devices. Further, although the diagram illustrates two DRAM devices and four flash memory devices, the number of devices may vary depending on the implementation.
- the common bus 602 includes a device enable signal for enabling only one of the plurality of volatile memory devices 104a or one of a plurality of the non- volatile memory devices 104b at a time.
- a device enable signal for enabling only one of the plurality of volatile memory devices 104a or one of a plurality of the non- volatile memory devices 104b at a time.
- the solid-state memory system 700 comprises a memory controller 102 and a solid-state memory 104.
- the solid-state memory 104 comprises a plurality of volatile memory devices 104a and a plurality of non- volatile memory devices 104b.
- the volatile memory devices 104a and the non- volatile memory devices 104b are coupled with the memory controller 104 via a common bus 602.
- the memory controller 104 controls a plurality of buses, referred as channels.
- each channel 602 includes a device enable signal for enabling only one of the memory devices at a time. If the requested operation is a read operation, the enabled memory device outputs the data onto the channel 602. If the requested operation is a write operation, the enabled memory device writes the data from the channel 602.
- Each channel 602 works independently. Further, multiple channels 602 can be active at the same time. Using this scheme, the system performance increases along with the number of channels 602 implemented, since the channels 602 operate in parallel.
- FIG. 8 a block diagram of a solid-state memory system in accordance with an alternate embodiment is illustrated by numeral 800.
- the present embodiment is similar to the previous embodiment and comprises a plurality of channels 602. However, in the present embodiment, each channel is assigned a specific type of solid-state memory device. That is, for an ⁇ -channel solid-state memory system 800, m channels are coupled exclusively to volatile memory devices 104a and n-m channels are coupled exclusively to non- volatile memory devices 104b.
- the solid-state memory system 900 comprises a memory controller 102 and a solid-state memory 104.
- the solid-state memory 104 comprises a plurality of volatile memory devices 104a and a plurality of non- volatile memory devices 104b.
- the volatile memory devices 104a and the non- volatile memory devices 104b are coupled with the memory controller 102 in a daisy chain configuration. That is, the memory controller 102 is coupled to a first one 902 of the memory devices 104a or 104b.
- the remaining memory devices 104a and 104b are serially coupled and a last serially coupled 904 memory device 104a or 104b is coupled back to the memory controller 102.
- the memory controller 102 In order to access one of the solid-state memory devices 104a or 104b, the memory controller 102 outputs a request to the first memory device 902. The request is passed through the memory devices 104a and 104b until it reaches a target device. The target device performs the requested operation and the results, if any, continue to pass through the chain of memory devices until it reaches the last device 904, which returns the result to the memory controller 102.
- Methods of using a daisy chain for activating one of a plurality of memory devices are well known in the art and need not be described in detail.
- the solid-state memory system 1000 comprises a memory controller 102 and a solid-state memory 104.
- the solid-state memory 104 comprises a plurality of volatile memory devices 104a and a plurality of non- volatile memory devices 104b.
- the volatile memory devices 104a and the non- volatile memory devices 104b are coupled with the memory controller 104 in a daisy chain configuration.
- the memory controller 104 controls a plurality of chains .
- Each chain works independently. Further, multiple chains can be active at the same time. Using this scheme, the system performance increases along with the number of chain implemented, since the chains operate in parallel.
- FIG. 11 a block diagram of a solid-state memory system in accordance with yet an alternate embodiment is illustrated by numeral 1100.
- the present embodiment is similar to the previous embodiment and comprises a plurality of chains. However, in the present embodiment, each chain is assigned a specific type of solid-state memory device. That is, for an n-chain solid-state memory system 1100, m chains are coupled exclusively to volatile memory devices 104a and n-m chains are coupled exclusively to non- volatile memory devices 104b.
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020127030502A KR101495975B1 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
CA002669690A CA2669690A1 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
JP2009541711A JP5619423B2 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system with volatile and non-volatile memory |
CN2007800469440A CN101563729B (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
EP07855586A EP2100306A4 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
KR1020097013263A KR101495928B1 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/613,325 | 2006-12-20 | ||
US11/613,325 US7554855B2 (en) | 2006-12-20 | 2006-12-20 | Hybrid solid-state memory system having volatile and non-volatile memory |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2008074140A1 true WO2008074140A1 (en) | 2008-06-26 |
Family
ID=39535937
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CA2007/002304 WO2008074140A1 (en) | 2006-12-20 | 2007-12-18 | Hybrid solid-state memory system having volatile and non-volatile memory |
Country Status (8)
Country | Link |
---|---|
US (4) | US7554855B2 (en) |
EP (1) | EP2100306A4 (en) |
JP (4) | JP5619423B2 (en) |
KR (2) | KR101495975B1 (en) |
CN (2) | CN101563729B (en) |
CA (1) | CA2669690A1 (en) |
TW (2) | TWI476780B (en) |
WO (1) | WO2008074140A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010524059A (en) * | 2007-03-30 | 2010-07-15 | ラムバス・インコーポレーテッド | System including a hierarchical memory module having different types of integrated circuit memory devices |
CN102216992A (en) * | 2008-09-18 | 2011-10-12 | 莫塞德技术公司 | Mass data storage system with non-volatile memory modules |
Families Citing this family (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7554855B2 (en) * | 2006-12-20 | 2009-06-30 | Mosaid Technologies Incorporated | Hybrid solid-state memory system having volatile and non-volatile memory |
US8874831B2 (en) * | 2007-06-01 | 2014-10-28 | Netlist, Inc. | Flash-DRAM hybrid memory module |
US7855916B2 (en) * | 2007-10-24 | 2010-12-21 | Rao G R Mohan | Nonvolatile memory systems with embedded fast read and write memories |
JP5198245B2 (en) | 2008-12-27 | 2013-05-15 | 株式会社東芝 | Memory system |
US8489843B2 (en) * | 2010-04-20 | 2013-07-16 | Chip Memory Technology, Inc. | Configurable memory device |
US9058675B2 (en) * | 2010-05-29 | 2015-06-16 | Intel Corporation | Non-volatile storage for graphics hardware |
US20120026802A1 (en) * | 2010-07-30 | 2012-02-02 | Emanuele Confalonieri | Managed hybrid memory with adaptive power supply |
US10838646B2 (en) | 2011-07-28 | 2020-11-17 | Netlist, Inc. | Method and apparatus for presearching stored data |
US10380022B2 (en) | 2011-07-28 | 2019-08-13 | Netlist, Inc. | Hybrid memory module and system and method of operating the same |
US10198350B2 (en) | 2011-07-28 | 2019-02-05 | Netlist, Inc. | Memory module having volatile and non-volatile memory subsystems and method of operation |
US8570799B2 (en) * | 2011-08-16 | 2013-10-29 | Intel Mobile Communications GmbH | Magnetic random access memory with conversion circuitry |
EP3712774B1 (en) | 2011-09-30 | 2023-02-15 | Tahoe Research, Ltd. | Apparatus and method for implementing a multi-level memory hierarchy |
EP3451176B1 (en) | 2011-09-30 | 2023-05-24 | Intel Corporation | Apparatus and method for implementing a multi-level memory hierarchy having different operating modes |
US9342453B2 (en) | 2011-09-30 | 2016-05-17 | Intel Corporation | Memory channel that supports near memory and far memory access |
EP2761480A4 (en) * | 2011-09-30 | 2015-06-24 | Intel Corp | Apparatus and method for implementing a multi-level memory hierarchy over common memory channels |
WO2013062542A1 (en) | 2011-10-26 | 2013-05-02 | Hewlett-Packard Development Company | Segmented caches |
US9697872B2 (en) * | 2011-12-07 | 2017-07-04 | Cypress Semiconductor Corporation | High speed serial peripheral interface memory subsystem |
US9507534B2 (en) | 2011-12-30 | 2016-11-29 | Intel Corporation | Home agent multi-level NVM memory architecture |
KR101380602B1 (en) * | 2012-03-07 | 2014-04-04 | 한국과학기술원 | Wear-Leveling Method for Non-Volatile Memory in Hybrid Memory System and Hybrid Memory System |
WO2013165385A1 (en) * | 2012-04-30 | 2013-11-07 | Hewlett-Packard Development Company, L.P. | Preventing a hybrid memory module from being mapped |
US9063864B2 (en) | 2012-07-16 | 2015-06-23 | Hewlett-Packard Development Company, L.P. | Storing data in presistent hybrid memory |
JP6000754B2 (en) * | 2012-08-28 | 2016-10-05 | キヤノン株式会社 | Image processing apparatus, image processing apparatus control method, and program |
CN103631722A (en) * | 2012-08-29 | 2014-03-12 | 联想(北京)有限公司 | Data processing method and electronic equipment |
US9471484B2 (en) | 2012-09-19 | 2016-10-18 | Novachips Canada Inc. | Flash memory controller having dual mode pin-out |
US9417819B2 (en) * | 2012-11-13 | 2016-08-16 | Toshiba, Corporation | Cache device for hard disk drives and methods of operations |
EP2923358A4 (en) * | 2012-11-20 | 2016-06-29 | Charles I Peddle | Solid state drive architectures |
WO2015047266A1 (en) * | 2013-09-26 | 2015-04-02 | Intel Corporation | Block storage apertures to persistent memory |
US9436563B2 (en) | 2013-10-01 | 2016-09-06 | Globalfoundries Inc. | Memory system for mirroring data |
US9400745B2 (en) * | 2013-11-06 | 2016-07-26 | International Business Machines Corporation | Physical address management in solid state memory |
CN111274063A (en) * | 2013-11-07 | 2020-06-12 | 奈特力斯股份有限公司 | Hybrid memory module and system and method for operating the same |
US10248328B2 (en) | 2013-11-07 | 2019-04-02 | Netlist, Inc. | Direct data move between DRAM and storage on a memory module |
JP2015141575A (en) * | 2014-01-29 | 2015-08-03 | 京セラドキュメントソリューションズ株式会社 | Image formation device and control method |
CN103811051B (en) * | 2014-02-17 | 2017-01-11 | 上海新储集成电路有限公司 | Hierarchical memory array and working method thereof |
US9684853B2 (en) * | 2014-04-15 | 2017-06-20 | Kyocera Document Solutions Inc. | Image forming apparatus that writes data from volatile memory to non-volatile memory |
TWI525428B (en) * | 2014-06-04 | 2016-03-11 | 仁寶電腦工業股份有限公司 | Management method of hybrid storage unit and electronic apparatus thereof |
CA2894936C (en) * | 2014-06-27 | 2018-02-27 | Chenyi Zhang | Controller, flash memory apparatus, and method for writing data into flash memory apparatus |
CN104575595B (en) * | 2014-12-12 | 2017-07-07 | 杭州华澜微电子股份有限公司 | The storage device of non-volatile random access |
US20160188414A1 (en) * | 2014-12-24 | 2016-06-30 | Intel Corporation | Fault tolerant automatic dual in-line memory module refresh |
EP3268864B1 (en) | 2015-03-11 | 2021-01-27 | Rambus Inc. | High performance non-volatile memory module |
WO2016171934A1 (en) * | 2015-04-20 | 2016-10-27 | Netlist, Inc. | Memory module and system and method of operation |
US9536619B2 (en) * | 2015-05-27 | 2017-01-03 | Kabushiki Kaisha Toshiba | Hybrid-HDD with improved data retention |
US9904490B2 (en) * | 2015-06-26 | 2018-02-27 | Toshiba Memory Corporation | Solid-state mass storage device and method for persisting volatile data to non-volatile media |
US20170060434A1 (en) * | 2015-08-27 | 2017-03-02 | Samsung Electronics Co., Ltd. | Transaction-based hybrid memory module |
US10838818B2 (en) | 2015-09-18 | 2020-11-17 | Hewlett Packard Enterprise Development Lp | Memory persistence from a volatile memory to a non-volatile memory |
US9761312B1 (en) | 2016-03-16 | 2017-09-12 | Micron Technology, Inc. | FeRAM-DRAM hybrid memory |
US20190095136A1 (en) * | 2016-03-29 | 2019-03-28 | Sony Corporation | Memory control device, storage device, and information processing system |
CN106201902A (en) * | 2016-06-24 | 2016-12-07 | 中电海康集团有限公司 | The composite array module of a kind of SRAM bit and non-volatile memories bit composition and read/writing control method thereof |
CN107515729A (en) * | 2016-06-24 | 2017-12-26 | 中电海康集团有限公司 | The composite array module and method of work of a kind of SRAM bits and non-volatile memories bit composition |
US10354716B2 (en) * | 2016-09-16 | 2019-07-16 | Aspiring Sky Co. Limited | SRAM based memory structures and methods thereof |
WO2018106441A1 (en) | 2016-12-09 | 2018-06-14 | Rambus Inc. | Memory module for platform with non-volatile storage |
KR20180078512A (en) * | 2016-12-30 | 2018-07-10 | 삼성전자주식회사 | Semiconductor device |
US10785301B2 (en) * | 2017-08-03 | 2020-09-22 | Toshiba Memory Corporation | NVM express over fabrics |
US10437499B2 (en) * | 2017-12-22 | 2019-10-08 | Nanya Technology Corporation | Hybrid memory system and method of operating the same |
US10691805B2 (en) * | 2018-02-14 | 2020-06-23 | GM Global Technology Operations LLC | Resident manufacturing test software based system for mitigating risks associated with vehicle control modules |
CN109741777A (en) * | 2018-12-28 | 2019-05-10 | 上海新储集成电路有限公司 | A kind of memory for improving speed and keeping data time |
US11307779B2 (en) * | 2019-09-11 | 2022-04-19 | Ceremorphic, Inc. | System and method for flash and RAM allocation for reduced power consumption in a processor |
CN115145489B (en) * | 2022-07-22 | 2023-03-24 | 北京熵核科技有限公司 | Object scanning method based on cache structure |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0566306A2 (en) * | 1992-04-16 | 1993-10-20 | Hitachi, Ltd. | Semiconductor memory device |
US6418506B1 (en) * | 1996-12-31 | 2002-07-09 | Intel Corporation | Integrated circuit memory and method for transferring data using a volatile memory to buffer data for a nonvolatile memory array |
US20020120820A1 (en) * | 2001-02-28 | 2002-08-29 | Fujitsu Limited | Memory device for controlling nonvolatile and volatile memories |
US6775184B1 (en) * | 2003-01-21 | 2004-08-10 | Nexflash Technologies, Inc. | Nonvolatile memory integrated circuit having volatile utility and buffer memories, and method of operation thereof |
US7050322B2 (en) * | 2002-02-08 | 2006-05-23 | Stmicroelectronics, S.R.L. | Device integrating a nonvolatile memory array and a volatile memory array |
Family Cites Families (59)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5430859A (en) | 1991-07-26 | 1995-07-04 | Sundisk Corporation | Solid state memory system including plural memory chips and a serialized bus |
US5359569A (en) * | 1991-10-29 | 1994-10-25 | Hitachi Ltd. | Semiconductor memory |
JPH05216775A (en) * | 1991-10-29 | 1993-08-27 | Hitachi Ltd | Semiconductor memory device |
JP2768618B2 (en) * | 1992-08-28 | 1998-06-25 | シャープ株式会社 | Semiconductor disk device |
JPH07200390A (en) * | 1993-12-28 | 1995-08-04 | Toshiba Corp | Data access method |
US5475854A (en) | 1994-01-28 | 1995-12-12 | Vlsi Technology, Inc. | Serial bus I/O system and method for serializing interrupt requests and DMA requests in a computer system |
US5404460A (en) | 1994-01-28 | 1995-04-04 | Vlsi Technology, Inc. | Method for configuring multiple identical serial I/O devices to unique addresses through a serial bus |
JPH0877066A (en) * | 1994-08-31 | 1996-03-22 | Tdk Corp | Flash memory controller |
JPH08129509A (en) * | 1994-11-01 | 1996-05-21 | Canon Inc | Unit and method for memory control |
US5636342A (en) | 1995-02-17 | 1997-06-03 | Dell Usa, L.P. | Systems and method for assigning unique addresses to agents on a system management bus |
US6567904B1 (en) | 1995-12-29 | 2003-05-20 | Intel Corporation | Method and apparatus for automatically detecting whether a memory unit location is unpopulated or populated with synchronous or asynchronous memory devices |
US6453365B1 (en) | 1998-02-11 | 2002-09-17 | Globespanvirata, Inc. | Direct memory access controller having decode circuit for compact instruction format |
US6144576A (en) | 1998-08-19 | 2000-11-07 | Intel Corporation | Method and apparatus for implementing a serial memory architecture |
US6304921B1 (en) | 1998-12-07 | 2001-10-16 | Motorola Inc. | System for serial peripheral interface with embedded addressing circuit for providing portion of an address for peripheral devices |
JP2000288238A (en) * | 1999-04-02 | 2000-10-17 | Konami Co Ltd | Game system |
US7827348B2 (en) * | 2000-01-06 | 2010-11-02 | Super Talent Electronics, Inc. | High performance flash memory devices (FMD) |
JP2001051896A (en) | 1999-08-04 | 2001-02-23 | Hitachi Ltd | Storage device |
US6513094B1 (en) * | 1999-08-23 | 2003-01-28 | Advanced Micro Devices, Inc. | ROM/DRAM data bus sharing with write buffer and read prefetch activity |
US6484250B1 (en) | 2000-01-19 | 2002-11-19 | Qualcomm, Incorporated | Hash technique eliminating pointer storage to reduce RAM size |
JP2001265708A (en) * | 2000-03-16 | 2001-09-28 | Toshiba Corp | Electronic equipment and substrate for the same |
US6816933B1 (en) | 2000-05-17 | 2004-11-09 | Silicon Laboratories, Inc. | Serial device daisy chaining method and apparatus |
US6658509B1 (en) | 2000-10-03 | 2003-12-02 | Intel Corporation | Multi-tier point-to-point ring memory interface |
JP3992960B2 (en) * | 2000-10-26 | 2007-10-17 | 松下電器産業株式会社 | Recording apparatus and program |
EP1466326A2 (en) * | 2001-01-17 | 2004-10-13 | Honeywell International Inc. | Enhanced memory module architecture |
US6763424B2 (en) | 2001-01-19 | 2004-07-13 | Sandisk Corporation | Partial block data programming and reading operations in a non-volatile memory |
US6996644B2 (en) | 2001-06-06 | 2006-02-07 | Conexant Systems, Inc. | Apparatus and methods for initializing integrated circuit addresses |
JP2003015928A (en) * | 2001-07-04 | 2003-01-17 | Nec System Technologies Ltd | Data storage device for flash memory and data storage method used therefor |
US6928501B2 (en) | 2001-10-15 | 2005-08-09 | Silicon Laboratories, Inc. | Serial device daisy chaining method and apparatus |
JP2003186579A (en) * | 2001-12-19 | 2003-07-04 | Toshiba Corp | Electronic device and operation control method of the same |
JP2003256269A (en) | 2002-02-27 | 2003-09-10 | Matsushita Electric Ind Co Ltd | Control method for nonvolatile storage device, and memory device |
US7073022B2 (en) | 2002-05-23 | 2006-07-04 | International Business Machines Corporation | Serial interface for a data storage array |
US7231484B2 (en) * | 2002-09-30 | 2007-06-12 | Telefonaktiebolaget Lm Ericsson (Publ) | Method and memory controller for scalable multi-channel memory access |
CN100339823C (en) * | 2002-10-08 | 2007-09-26 | 松下电器产业株式会社 | Program updating method and terminal device |
US7032039B2 (en) | 2002-10-30 | 2006-04-18 | Atmel Corporation | Method for identification of SPI compatible serial memory devices |
CN1717662B (en) * | 2002-11-28 | 2010-04-28 | 株式会社瑞萨科技 | Memory module, memory system, and information device |
US7308524B2 (en) | 2003-01-13 | 2007-12-11 | Silicon Pipe, Inc | Memory chain |
US20040193782A1 (en) * | 2003-03-26 | 2004-09-30 | David Bordui | Nonvolatile intelligent flash cache memory |
JP4460850B2 (en) | 2003-05-21 | 2010-05-12 | 株式会社東芝 | IC card and IC card processing method |
CN100353336C (en) * | 2003-06-27 | 2007-12-05 | 富士通株式会社 | Data transmission method and system |
US20050132128A1 (en) | 2003-12-15 | 2005-06-16 | Jin-Yub Lee | Flash memory device and flash memory system including buffer memory |
US7031221B2 (en) | 2003-12-30 | 2006-04-18 | Intel Corporation | Fixed phase clock and strobe signals in daisy chained chips |
JP4628684B2 (en) | 2004-02-16 | 2011-02-09 | 三菱電機株式会社 | Data transmitting / receiving apparatus and electronic certificate issuing method |
US7269708B2 (en) * | 2004-04-20 | 2007-09-11 | Rambus Inc. | Memory controller for non-homogenous memory system |
US6950325B1 (en) | 2004-10-07 | 2005-09-27 | Winbond Electronics Corporation | Cascade-connected ROM |
KR100578143B1 (en) * | 2004-12-21 | 2006-05-10 | 삼성전자주식회사 | Storage system with scheme capable of invalidating data stored in buffer memory and computing system including the same |
KR100626393B1 (en) | 2005-04-07 | 2006-09-20 | 삼성전자주식회사 | Non-volatile memory device and multi-page copyback method thereof |
EP1712985A1 (en) * | 2005-04-15 | 2006-10-18 | Deutsche Thomson-Brandt Gmbh | Method and system for storing logical data blocks into flash-blocks in multiple non-volatile memories which are connected to at least one common data I/O bus |
KR101257848B1 (en) * | 2005-07-13 | 2013-04-24 | 삼성전자주식회사 | Data storing apparatus comprising complex memory and method of operating the same |
US7652922B2 (en) | 2005-09-30 | 2010-01-26 | Mosaid Technologies Incorporated | Multiple independent serial link memory |
US20070076502A1 (en) | 2005-09-30 | 2007-04-05 | Pyeon Hong B | Daisy chain cascading devices |
US7516267B2 (en) * | 2005-11-03 | 2009-04-07 | Intel Corporation | Recovering from a non-volatile memory failure |
CN100507886C (en) * | 2005-12-22 | 2009-07-01 | 北京中星微电子有限公司 | Method of direct storage access for non-volatility storage and its device |
JP2007206799A (en) * | 2006-01-31 | 2007-08-16 | Toshiba Corp | Data transfer device, information recording reproduction device and data transfer method |
KR100765786B1 (en) * | 2006-06-12 | 2007-10-12 | 삼성전자주식회사 | Flash memory system, host system for programming and program method thereof |
US7685393B2 (en) * | 2006-06-30 | 2010-03-23 | Mosaid Technologies Incorporated | Synchronous memory read data capture |
US7539811B2 (en) * | 2006-10-05 | 2009-05-26 | Unity Semiconductor Corporation | Scaleable memory systems using third dimension memory |
US7508724B2 (en) * | 2006-11-30 | 2009-03-24 | Mosaid Technologies Incorporated | Circuit and method for testing multi-device systems |
US7554855B2 (en) * | 2006-12-20 | 2009-06-30 | Mosaid Technologies Incorporated | Hybrid solid-state memory system having volatile and non-volatile memory |
KR100909965B1 (en) * | 2007-05-23 | 2009-07-29 | 삼성전자주식회사 | A semiconductor memory system having a volatile memory and a nonvolatile memory sharing a bus and a method of controlling the operation of the nonvolatile memory |
-
2006
- 2006-12-20 US US11/613,325 patent/US7554855B2/en active Active
-
2007
- 2007-12-18 KR KR1020127030502A patent/KR101495975B1/en active IP Right Grant
- 2007-12-18 WO PCT/CA2007/002304 patent/WO2008074140A1/en active Application Filing
- 2007-12-18 CA CA002669690A patent/CA2669690A1/en not_active Abandoned
- 2007-12-18 EP EP07855586A patent/EP2100306A4/en not_active Withdrawn
- 2007-12-18 JP JP2009541711A patent/JP5619423B2/en not_active Expired - Fee Related
- 2007-12-18 KR KR1020097013263A patent/KR101495928B1/en active IP Right Grant
- 2007-12-18 CN CN2007800469440A patent/CN101563729B/en active Active
- 2007-12-18 CN CN201310394806.9A patent/CN103558993A/en active Pending
- 2007-12-19 TW TW096148758A patent/TWI476780B/en active
- 2007-12-19 TW TW103145935A patent/TW201517051A/en unknown
-
2009
- 2009-05-26 US US12/472,012 patent/US7924635B2/en active Active
-
2011
- 2011-03-03 US US13/040,254 patent/US8670262B2/en active Active
-
2013
- 2013-01-09 JP JP2013001766A patent/JP2013061997A/en not_active Withdrawn
- 2013-06-05 JP JP2013119104A patent/JP2013200889A/en active Pending
-
2014
- 2014-03-05 US US14/197,505 patent/US20140185379A1/en not_active Abandoned
-
2015
- 2015-09-03 JP JP2015173586A patent/JP2016026346A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0566306A2 (en) * | 1992-04-16 | 1993-10-20 | Hitachi, Ltd. | Semiconductor memory device |
US6418506B1 (en) * | 1996-12-31 | 2002-07-09 | Intel Corporation | Integrated circuit memory and method for transferring data using a volatile memory to buffer data for a nonvolatile memory array |
US20020120820A1 (en) * | 2001-02-28 | 2002-08-29 | Fujitsu Limited | Memory device for controlling nonvolatile and volatile memories |
US7050322B2 (en) * | 2002-02-08 | 2006-05-23 | Stmicroelectronics, S.R.L. | Device integrating a nonvolatile memory array and a volatile memory array |
US6775184B1 (en) * | 2003-01-21 | 2004-08-10 | Nexflash Technologies, Inc. | Nonvolatile memory integrated circuit having volatile utility and buffer memories, and method of operation thereof |
Non-Patent Citations (1)
Title |
---|
See also references of EP2100306A4 * |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010524059A (en) * | 2007-03-30 | 2010-07-15 | ラムバス・インコーポレーテッド | System including a hierarchical memory module having different types of integrated circuit memory devices |
CN102216992A (en) * | 2008-09-18 | 2011-10-12 | 莫塞德技术公司 | Mass data storage system with non-volatile memory modules |
JP2012503237A (en) * | 2008-09-18 | 2012-02-02 | モサイド・テクノロジーズ・インコーポレーテッド | Mass data storage system with nonvolatile memory module |
US10236032B2 (en) | 2008-09-18 | 2019-03-19 | Novachips Canada Inc. | Mass data storage system with non-volatile memory modules |
Also Published As
Publication number | Publication date |
---|---|
TW201517051A (en) | 2015-05-01 |
US20090279366A1 (en) | 2009-11-12 |
US20080155185A1 (en) | 2008-06-26 |
US20110153973A1 (en) | 2011-06-23 |
KR101495928B1 (en) | 2015-02-25 |
KR20090102767A (en) | 2009-09-30 |
US20140185379A1 (en) | 2014-07-03 |
KR101495975B1 (en) | 2015-02-26 |
KR20130005305A (en) | 2013-01-15 |
CN101563729B (en) | 2013-09-25 |
TWI476780B (en) | 2015-03-11 |
JP2010514017A (en) | 2010-04-30 |
CN103558993A (en) | 2014-02-05 |
US8670262B2 (en) | 2014-03-11 |
CA2669690A1 (en) | 2008-06-26 |
JP2013200889A (en) | 2013-10-03 |
EP2100306A1 (en) | 2009-09-16 |
EP2100306A4 (en) | 2010-03-10 |
US7924635B2 (en) | 2011-04-12 |
JP2013061997A (en) | 2013-04-04 |
JP5619423B2 (en) | 2014-11-05 |
US7554855B2 (en) | 2009-06-30 |
TW200841352A (en) | 2008-10-16 |
JP2016026346A (en) | 2016-02-12 |
CN101563729A (en) | 2009-10-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7554855B2 (en) | Hybrid solid-state memory system having volatile and non-volatile memory | |
US8041884B2 (en) | Controller for non-volatile memories and methods of operating the memory controller | |
US5627783A (en) | Semiconductor disk device | |
US11232041B2 (en) | Memory addressing | |
US8812771B2 (en) | Data storage system with complex memory and method of operating the same | |
US20160231941A1 (en) | Solid state memory (ssm), computer system including an ssm, and method of operating an ssm | |
US6366977B1 (en) | Semiconductor storage device employing cluster unit data transfer scheme and data management method thereof | |
US20050015557A1 (en) | Nonvolatile memory unit with specific cache | |
US10991422B2 (en) | Data storage device using a host memory buffer for single-level cell storage and control method for non-volatile memory | |
US20050055493A1 (en) | [method for accessing large block flash memory] | |
US20140071752A1 (en) | Nonvolatile memory systems with embedded fast read and write memories | |
US20050193164A1 (en) | Interface for a block addressable mass storage system | |
US20190012114A1 (en) | Buffer Management in a Data Storage Device | |
US8745312B2 (en) | Storage device and method of mapping a nonvolatile memory based on a map history | |
KR100963009B1 (en) | File management system and method | |
US20100030947A1 (en) | High-speed solid state storage system | |
US20090210612A1 (en) | Memory controller, nonvolatile memory device, and nonvolatile memory system | |
WO2010024506A1 (en) | Flash based storage device using page buffer as write cache and method of using the same | |
US11182286B2 (en) | Data storage device and control method for non-volatile memory | |
KR100950281B1 (en) | Flash memory system and method for data operation of flash memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780046944.0 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07855586 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2669690 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2924/CHENP/2009 Country of ref document: IN |
|
ENP | Entry into the national phase |
Ref document number: 2009541711 Country of ref document: JP Kind code of ref document: A |
|
REEP | Request for entry into the european phase |
Ref document number: 2007855586 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007855586 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020097013263 Country of ref document: KR |